# 86

# A Multiobjective Optimization Method for the SOC Test Time, TAM, and Power Optimization Using a Strength Pareto Evolutionary Algorithm

Wissam Marrouche, Rana Farah, and Haidar M. Harmanani

#### **Abstract**

System-On-Chip (SOCs) test minimization is an important problem that has been receiving considerable attention. The problem is tightly coupled with the number of TAM bits, power, and wrapper design. This paper presents a multiobjective optimization approach for the SOC test scheduling problem. The method uses a *Strength Pareto Evolutionary Algorithm* that minimizes the overall test application time in addition to power, wrapper design and TAM assignment. We present various *experimental results* that demonstrate the effectiveness of our method.

#### Keywords

SOC test scheduling • Multiobjective optimization • SPEA2 • Metaheuristics.

#### 86.1 Introduction

System-on-Chip is a design methodology that integrates predesigned and preverified intellectual property blocks or cores are embedded on a single die [1]. A core maybe designed in a hierarchical fashion and thus may embed other cores. A major challenge in the SOC design paradigm involves integrating the IP blocks and developing a test methodology for post-manufacturing tests since cores can only be tested after integration. A generic conceptual test access architecture for an embedded core, introduced by Zorian et al. [2], consists of a test source and a sink, a test

W. Marrouche (⊠)

Department of Electrical & Computer Engineering, American University of Beirut, Beirut, Lebanon e-mail: wissam.marrouche@gmail.com

R. Farah

Department of Computer & Software Engineering, École Polytechnique de Montréal, Quebec, Canada e-mail: rana.farah@polymtl.ca

H.M. Harmanani

Department of Computer Science, Lebanese American University, Byblos, Lebanon

e-mail: haidar@lau.edu.lb

access mechanism and a core wrapper. The test source is used for test stimulus generation while the response evaluation is carried out by the test sink. The source and the sink can be either implemented off-chip or on-chip. Test access mechanism (TAM) serves as a "test data highway" that transports test patterns between the source and the core as well as between the core and the sink. Finally, the core is surrounded with test logic, known as the test wrapper, that provides switching functionality between normal access and test access via the TAM [3].

One of the main challenges in core-based designs is test time reduction which aims at maximizing the simultaneous test of all cores. The problem, known as test scheduling, determines the order in which various cores are tested and has been shown to be  $\mathcal{NP}$ -complete [4]. Hierarchical cores further complicate the SOC test scheduling process especially in the case of hard or legacy cores. Hierarchical cores have multiple levels of test hierarchy with the top level is the SOC itself and consists of several mega-cores that have their own embedded cores. Cores at level n are parent cores with respect to the cores at level n + 1 [5]. Finally, power dissipation strongly impacts test parallelism since it depends on the switching activity resulting from the application of test vectors to the system [6].

This paper presents a multiobjective approach for test minimization, variable TAM assignment and partitioning, and wrapper design for hierarchical SOCs using a strength Pareto evolutionary algorithm. The method takes into consideration power and precedence constraints. Formally, given a SOC with  $N_C$  cores, a total TAM width  $\mathcal{W}$ , a set of design and test constraints including power and precedence constraints, and a set of parameters for each mega-core, the problem we address in this paper is to minimize the overall test time such that, (i) the test schedule for the entire SOC is efficient, (ii) the TAM wires are optimally partitioned and assigned to cores (iii) the wrapper configuration for each core is determined, (iv)  $\mathcal{W}$  is not exceeded, and (v) hierarchical cores receive at least their prespecified TAM widths.

#### 86.1.1 Related Work

Several researchers addressed the test scheduling problem but mostly assumed flat cores with a single level TAM; however, this assumption is only valid if the embedded cores are mergeable. Iyengar et al. [7] first formulated the integrated wrapper/TAM optimization problem using ILP and developed later several heuristics for solving the problem. Huang et al. [8] modeled the problem as a restricted 3-D bin packing problem and proposed a heuristic to solve it. Goel et al. [9] proposed an efficient heuristic for fixedwidth architecture while Xu et al. [10] proposed a method for multi-level test access mechanism that facilitates test data reuse for hard mega-cores in hierarchical SOCs. Su et al. [11] formulated the problem using graph-based approach and solved it using tabu search. Chakrabarty et al. [12] proposed a combination of integer linear programming, enumeration and efficient heuristics in order to solve the problem for hierarchical cores. Wuu et al. [13] extended the wrapper design method presented by Zou et al. [14] and solved the test scheduling problem by mapping it into a floor planning problem. Wang et al [15] proposed a test scheduling algorithm that is based on the 2-D bin-packing model. Ooi et al. [16] proposed an enhanced rectangle packing test scheduling algorithm efficiently compacts the test scheduling floor plan. SenGupta et al. [17] proposed a new test planning and test access mechanism method for stacked integrated circuits.

#### 86.1.2 Strength Pareto Evolutionary Algorithm

Evolutionary algorithms are effective optimization techniques that are global in scope. Dominance-based evolutionary algorithms have emerged as reliable approaches for generating Pareto optimal solutions to multi-objective optimization problems. SPEA2 [18] is an improved strength

Pareto evolutionary algorithm that incorporates a fine-grained fitness assignment strategy, a density estimation technique, and an enhanced archive truncation method. The algorithm uses genetic recombination and mutation in order to locate and maintain a front of non-dominated solutions, ideally a set of Pareto optimal solutions. SPEA2's Pareto measure is the number of solutions that dominates a candidate solution, and its crowding measure is based on the distance to other individuals in the multiobjective space [19]. The algorithm maintains, separate from the population, an *archive* of the non-dominated set which provides a form of elitism.

The remainder of the paper is organized as follows. In Sect. 86.2 we formulate the multiobjective SOC test scheduling problem and describe the genetic encoding, the initial population, the genetic operators, and the fitness function. Section 86.3 presents the annealing test scheduling while Sect. 86.4 presents the hierarchal test scheduling algorithm. We conclude with experimental results in Sect. 86.5.

#### 86.2 Problem Formulation

The test time of a SOC depends on the individual cores test times as well as on the test start times. The cores test times are based on TAM assignments which consequently affect the wrapper design. Test adaptation is performed by serially connecting internal scan-chains, the wrapper input cells and the wrapper output cells in order to form wrapper chains. There is a clear trade-off between test time and TAM capacity. For example, while the length of the wrapper chains directly affects the core's test time, the number of wrapper chains affects the number of TAM bits as each wrapper chain's input and output must be connected to a TAM wire. The test time  $t_i$  of core i is determined by the shortest and the longest wrapper chains as follows [20]:

$$t_i = (1 + \max(s_i, s_o)) \times p + \min(s_i, s_o),$$
 (86.1)

where,  $s_i$  and  $s_o$  denote respectively the scan-in and scan-out time for the core and  $p_i$  denotes the number of test patterns applied on the core i. Embedding cores adds an additional test conflict problem arising from the fact that it may not be possible to test the parent and the child cores concurrently due, for example, to a conflict in the use of the input wrapper cells. Therefore, an effective test scheduling approach must minimize the test time while addressing test resources allocation and conflicts arising from the use of shared test access mechanism.

In this paper we explore design trade-offs among conflicting objectives by integrating test scheduling, wrapper design and TAM assignment using a multiobjective evolutionary algorithm. In what follows, we describe the multiobjective evolutionary test scheduling algorithm.

#### 86.2.1 Chromosomal Representation

A chromosome is represented using a vector whose length is equal to the number of cores in the SOC. Each chromosome is represented using a vector whose length is equal to the number of cores in the SOC and corresponds to a candidate solution. Every gene corresponds to a block that includes the assigned *TAM bits*, *core test time*, and *power* as shown in Fig. 86.1. During every generation, chromosomes are selected in order to seed the next generation, yielding sub-optimum solutions.

### 86.2.2 Initial Population

Increasing the number of TAM bits may not guarantee decreasing the test time which may hit a Pareto optimal point. For all points with the same test time, a Pareto-optimal point is the point where the least number of TAM wires is used [21]. The test time does not decrease even if the number of wrapper chains increases. Figure 86.2a shows that the test time decreases as the number of TAM bits



Fig. 86.1 Chromosome representation

**Fig. 86.2** (a) Pareto test points for core 5, d695, (b) Cores pool



increases for core 5 in the *d695* benchmark, and hits several Pareto optimal points.

At the beginning of each run, the algorithm generates a pool of cores where the test time of each core corresponds to a specific Pareto optimal test point, TAM bits, and power. For example, the pool for the d695 benchmarks includes 82 cores; the pool for core 5 is shown in Fig. 86.2b. The initial population is next generated by randomly selecting cores from the pool, and populating all chromosomes in order to create an initial population of size 70. The wrapper for each core is designed using an improved Best Fit Decreasing (BFD) heuristic [13]. Finally, each individual is test scheduled using a bin packing simulated annealing algorithm.

#### 86.2.3 Archive

Evolutionary algorithms replace individuals with more fit ones using various strategies. However, individuals that are more *fit* than the rest take over the population very quickly leading to premature convergence. This problem is alleviated in SPEA2 using an archive,  $A_t$ , of non-dominated solutions. During each generation, the *best* non-dominated solutions are added to the archive. The archive *size* is set to 70.

#### 86.2.4 Fitness Function

The test scheduling problem has multiple and conflicting objectives that include test time, power, and TAM bits allocation. We optimize all three objectives using a vector-valued fitness function  $f = (Test\ Time,\ Power,\ TAM\ Width)$ , based on the *Pareto dominance concept*. An objective vector  $f_1$  is said to dominate another objective vector  $f_2$  ( $f_1 \succ f_2$ ) if no component of  $f_1$  is smaller than the corresponding component of  $f_2$  and at least one component is greater [18].

<TAM Bits, Test Time, Power>

<10, 19825, 690> <1. 158507. 690> <2, 79364, 690> <11, 15072, 690> <12, 15051, 690> <3.54576.690> <13, 14940, 690> <4, 39847, 690> <5, 34699, 690> <16, 10210, 690> <17. 10166, 690> <6, 29814, 690> <7, 24930, 690> <18, 10056, 690> <25, 9946, 690> <8, 20089, 690> <9, 19935, 690> <26, 9945, 690> <32, 5215, 690> (b)

Each individual i in the archive  $A_t$  as well as in the population  $P_t$  is assigned a strength value, Strength(i), representing the number of solutions it dominates:

$$Strength(i) = \sum_{i,j \in P_t \cup A_t,} [i \succ j]$$
 (86.2)

The bracketed notation [S] is 1 if S is true and 0 otherwise. The raw fitness f(i) of an individual i is calculated as follows:

$$f(i) = \sum_{j \in P_t \cup A_t, j \succ i} Strength(j)$$
 (86.3)

The raw fitness is determined by the strengths of its dominators in the *archive* and in the *population*. Thus, the fitness to be minimized, f(i) = 0, corresponds to a non-dominated individual, while a high f(i) value means that i is dominated by many individuals. Ties with the same fitness are broken by a nearest neighbor density estimation function D(i):

$$D(i) = \frac{1}{\sigma_i^k + 2} \tag{86.4}$$

Where  $\sigma_i^k$  is the Euclidean distance of the objective values between a given solution i and the  $k^{th}$  nearest neighbor,  $k = \sqrt{(N_P + N_A)}$ .

#### 86.2.5 Selection and Reproduction

We use a multi-objective tournament selection of size 2. Thus, during each generation, two individuals are selected randomly and the fittest is preserved for the next generation.

#### 86.2.6 Genetic Operators

We explore the design space using two genetic operators, *mutation* and *crossover*, that are applied iteratively with their corresponding probabilities. Both operators ensure that the generated solutions are feasible, and are followed by the annealing bin packing test scheduling algorithm.

## 86.2.6.1 Mutation

*Mutation* is used to explore the search space while inhibiting premature convergence. The operator selects a random chromosome. A random core is next selected and replaced with another random core from the cores pool using a probability

 $P_m = 80\%$ . The operator results with an increase or decrease in the number of TAM bits.

#### 86.2.6.2 Crossover

We use multiple point uniform crossover which adds more variability than fixed-point crossover with probability  $P_c = 40\%$ . The crossover operator takes two randomly selected chromosomes, and creates two offspring by selecting each gene from either parent with probability  $P_c$ . The uniform crossover generates a diverse new offspring than the traditional one-point or two-point crossover.

# 86.3 Annealing Bin Packing Algorithm

Once the individuals have been created using the evolutionary operators, the algorithm uses an annealing bin-packing strategy in order to compute the test time for the new population. The annealing algorithm uses a floorplanning sequence-pair representation where each configuration is represented using an ordered pair  $(S_+, S_-)$  of block permutations. Together, the two permutations represent geometric relations between every pair of blocks.

Each annealing configuration represents a test schedule but with a different cost. The search space is explored using the following neighborhood functions:

- (1) Test Schedule Exploration: the algorithm randomly selects a random core i from the current configuration and changes its starting time  $S_i$  to the end time  $F_j$  of a randomly chosen core j by adjusting the corresponding elements in the sequence-pair.
- (2) *Test Schedule Swap:* the algorithm randomly selects and swaps two random elements in the sequence-pair.

The neighborhood functions use a constructive approach that leads to incremental feasible test schedules. The variation in the cost functions,  $\Delta_C$ , is computed and if negative then the transition from  $C_i$  to  $C_{i+1}$  is accepted. If the cost function increases, the transition is accepted with a probability based on the *Boltzmann* distribution. The temperature is gradually decreased from a high starting value,  $T_0 = 1000$ , where almost every proposed transition, positive or negative, is accepted to a freezing temperature,  $T_f = 0.1$ , where no further changes occur. As for the number of iterations, M, and the iteration multiplier,  $\beta$ , they were respectively set to 5 and 1.05. The algorithm stops after a  $\max_{Time}$  of 6000 ms.

#### Algorithm 1 Hierarchical test scheduling algorithm

```
1: function Hierarchical_Test_Schedule()
        for all levels starting from level n-1 to level 0 do
 3:
            find all mega cores
 4:
            for each mega core do
               assign TAM bits for the children cores
 5:
 6:
               calculate the test time for each child core
 7:
               Schedule all children cores using simulated annealing
 8:
               calculate overall test time
 9.
            end for
10:
            if (level == 0) then
               calculate the overall time of the SOC
11:
12:
13:
        end for
        for (i = 0; i < n; i + +) do
14:
15:
            Select a random core i from any level
            Move to the next/previous Pareto-optimal point
16:
17.
            if the transformation is accepted then
18:
               Annealing_Bin_Packing_Algorithm()
19:
20:
            Update \mathcal{T}_i and all parents cores that contain this core.
        end for
21:
22: end function
```

# 86.4 Hierarchical Test Scheduling Algorithm

The hierarchical core model is a recursive model where a wrapped parent core has an external TAM that connects externally to the parent core and an internal TAM that consists of the TAM architecture of the children cores. We start with the mega-cores that are at level n where each mega-core is considered as a separate SOC. The embedded child cores are initially assigned TAMs based on Algorithm 1 where we define a dominant core as a core such that when allocated the same TAM width as all its peers it returns a larger test time than its peers. For cores that are at level n and that have more than one peer, the algorithm allocates half the TAM bits of the parents to the child cores. During the TAM assignment process, the algorithm ensures that no mega-core is assigned more than the specified TAM bits and that no core is assigned more than the TAM bits of its parent. Once the TAM assignment is performed, the wrapper design is determined using the BFD algorithm. The algorithm next iterates over each mega-core using our simulated annealing in order to determine the test schedule as well as the wrapper design for the mega-core itself. The test wrapper is next designed by configuring the scan elements into wrapper chains using the BFD algorithm. On the other hand, test data serialization maybe necessary since a mega-core width maybe assigned less than the TAM width it requires. Thus, a mega-core i with top-level TAM width  $w_i$  maybe provided with  $w_i^*$  TAM bits such that  $w_i^* \leq w_i$ . The test time for mega-core *i* then reduces to  $\mathcal{T}_i^* = \left[\frac{w_i}{w^*}\right] * \mathcal{T}_i$  where  $\mathcal{T}_i$  is the total testing time for the embedded cores on the internal TAM partition for mega-core i. Finally, the testing time for mega-core i must include the test time for the top-level test

time and this reduces to:  $T_i^{W_i^*} = T_i^* + T_i^{Mega}$  where  $T_i^{W_i^*}$  is the testing time for mega-core i with an external TAM of width  $w_i^*$  and  $T_i^{Mega}$  is the testing time at the system level TAM architecture. Once all cores at level i have been processed, the algorithm recurses back to level i-1 and considers the remaining mega-cores.

```
Algorithm 2 Multi-Objective Test Scheduling Algorithm()
```

```
Input: A set of Cores
Output: Minimum test Schedule
 1: N_P = N_A = 70
 2: N_t \leftarrow 20
 3: P_0 \leftarrow Initial(population)
4: A_0 \leftarrow \emptyset
 6: while t < N_t do
        Design the cores wrappers using the modified BFD algorithm
         Schedule all Si \in \hat{P_t \cup A_t} using simulated annealing
        for all S_i \in P_t do
             f_{S_i} \leftarrow fitness values of individuals in P_t and A_t
10:
11:
             Rank all S_i by their fitness value and the k-nearest neighbor
12:
         end for
         A_{t+1} \leftarrow \text{All non-dominated individuals in } P_t \cup A_t
13:
14:
        if size(A_{t+1}) > N_A then
            Truncate (A_{t+1})
15:
16:
        else if size(A_{t+1}) < N_A then
             A_{t+1} \leftarrow \text{best non-dominated individuals in } P_t \cup A_t
17:
18:
19:
         Create N_P offspring using Mutation and crossover
20:
        for (i = 0; i < N_P; i + +) do
21:
            Selects two random individuals from P_t
22:
             Keep the best
23:
        end for
24:
        t \leftarrow t + 1
25: end while
```

### 86.5 Experimental Results

The proposed algorithm was implemented using Python, and tested on the ITC'02 benchmarks. The algorithm starts by creating an initial population of size 70 where each chromosome represents a candidate solution that has a different test time, power, and wrapper design. The algorithm also creates an archive of the same size. The archive is initially empty.

During every generation, chromosomes are selected for reproduction using the *mutation* and *crossover* operators, resulting in a new population that is equal in size to the initial population. The algorithm schedules the newly generated individuals using simulated annealing in order to minimize the test scheduling time and power. Next, all individuals are assigned a fitness function, and the new population is next selected using a tournament selection of size 2. All the best solutions are maintained in the archive using elitism. Figure 86.3 shows the archive cost fitness function quality which monotonically decreases with each evolutionary generation.

Table 86.1 shows the results of our algorithm with power constraints. We compare our hierarchical test scheduling algorithm with Chakrabarty et al. [12], Wang et al. [15],

**Fig. 86.3** Archive quality in the case of the D965 benchmark. (a) TAM Width. (b) Test Time. (c) TAM, Test Time, and Power



**Table 86.1** ITC'02 benchmark test times with power dissipation (in mW)

|        | TAM bits      |               |               |                  |                  |                  |                  |                  |
|--------|---------------|---------------|---------------|------------------|------------------|------------------|------------------|------------------|
|        | 16            | 24            | 32            | 40               | 48               | 56               | 64               | 80               |
| d695   | 412224 (1177) | 27822 (2463)  | 20766 (2364)  | 17657 (2321)     | 16612 (1960)     | 15111 (2587)     | 3392 (3746)      | 10634 (3746)     |
| p22810 | 412224 (2947) | 312910 (3265) | 247737 (2992) | 199110<br>(4184) | 176758<br>(3920) | 159160<br>(5426) | 143760<br>(3735) | 110137<br>(4727) |
| p93791 | 1803764       | 1157365       | 1068967       | 914832           | 772649           | 630287           | 612505           | 502997           |
| p93791 | (9886)        | (15891)       | (10784)       | (21440)          | (16415)          | (19026)          | (20720)          | (23429)          |

and Xu et al. [10]. Detailed results comparisons are shown in Table 86.2. The TAM widths supplied to the mega-cores were determined to be 8 bits for SOCs *p22810* and *a586710*, and 16 bits for SOCs *p34392* and *p93791*. Figure 86.4 illustrates the hierarchical test schedule for the *p34392* SOC benchmark using a TAM width of 16-bits. The resulting schedule takes into consideration two megacores, and the system was able to test it in 778,273 cycles. We also compare our method to various researchers [7–9, 11, 14, 14, 21–23] for flat designs based on fixed-width as well as based on flexible width TAM. Detailed results comparisons are shown in Table 86.3.

#### 86.6 Conclusion

We presented a multiobjective approach for test minimization, variable TAM assignment and partitioning, and wrapper design for hierarchical SOCs using a strength Pareto evolutionary algorithm. The algorithm was able to achieve near optimal solutions in a reasonable amount of time for big systems.

 Table 86.2
 Hierarchical ITC'02 SOC test times comparisons

| SOC     | $\mathcal{W}$ | [10]                 | [15]    | [12]                 | Ours     |
|---------|---------------|----------------------|---------|----------------------|----------|
| a586710 | 16            | $5.27 \times 10^{7}$ | _       | $4.44 \times 10^{7}$ | 42117546 |
|         | 24            | $3.06 \times 10^{7}$ | _       | $3.06 \times 10^{7}$ | 22973206 |
|         | 32            | $2.19 \times 10^{7}$ | _       | $2.28 \times 10^{7}$ | 21058772 |
|         | 40            | $1.91 \times 10^{7}$ | _       | $2.50 \times 10^{7}$ | 17229905 |
|         | 48            | $1.53 \times 10^{7}$ | _       | $2.14 \times 10^{7}$ | 13401037 |
|         | 56            | _                    |         | $2.14 \times 10^{7}$ | 13031723 |
|         | 64            | $1.41 \times 10^{7}$ |         | $2.14 \times 10^{7}$ | 13031723 |
| p93791  | 16            | 1865140              | _       | _                    | 1953223  |
|         | 24            | 1486628              | _       | 1650880              | 1377332  |
|         | 32            | 1486628              | 1937130 | 1021320              | 991915   |
|         | 40            | 801271               | _       | 916852               | 845391   |
|         | 48            | 801271               | 1272314 | 681816               | 670660   |
|         | 56            | _                    | _       | 632125               | 629510   |
|         | 64            | 553775               | 947554  | 521064               | 545583   |
| p22810  | 16            | 496804               | _       | 505858               | 421422   |
|         | 24            | 353619               | _       | 412682               | 305936   |
|         | 32            | 280634               | 466044  | 396473               | 232531   |
|         | 40            | 280634               | _       | 366260               | 280634   |
|         | 48            | 280634               | 338374  | 366260               | 280634   |
|         | 56            | _                    | _       | _                    | 280634   |
|         | 64            | 280634               | 285231  | 366260               | 280634   |
| p34392  | 16            | 1467705              | _       | _                    | 1188916  |
|         | 24            | 1467705              | _       | 1347023              | 778273   |
|         | 32            | 776537               | _       | 788873               | 713071   |
|         | 40            | 776537               | _       | 728426               | 606261   |
|         | 48            | 60261                | _       | 618597               | 606261   |
|         | 56            | _                    |         | 618597               | 606261   |
|         | 64            | 60261                | _       | 618597               | 606261   |

692 W. Marrouche et al.



Fig. 86.4 (a) Hierarchical test schedule for p34392; (b) Mega-core 2 test schedule; (c) Mega-core 1 test schedule

Table 86.3 ITC'02 benchmark results

| Fived width |              |         | Flavible width | 144     |         |         |         |         |         |
|-------------|--------------|---------|----------------|---------|---------|---------|---------|---------|---------|
| [2]         | [[22]        | [6]     | [14]           | [[21]   | [8]     | [[11]   | [14]    | [[23]   | Ours    |
| 42568       | 42644        | 44307   | 2 1            | 44545   | 42716   | 41905   | 41604   | 41847   | 36937   |
| 28292       | 30032        | 28576   | ı              | 31569   | 28639   | 28231   | 28064   | 29106   | 26482   |
| 21566       | 22268        | 21518   | I              | 23306   | 21389   | 21467   | 21161   | 20512   | 20089   |
| 17901       | 18448        | 17617   | 1              | 18837   | 17366   | 17308   | 16993   | 18691   | 16284   |
| 16975       | 15300        | 14608   | I              | 16984   | 15142   | 14643   | 14182   | 17257   | 14093   |
| 13207       | 12491        | 12462   | 1              | 14974   | 13208   | 12493   | 12085   | 1       | 11519   |
| 12941       | 12941        | 11033   | I              | 11984   | 11279   | 11036   | 10723   | 13348   | 10643   |
| 1           | ı            | 34459   | ı              | ı       | 31444   | 32602   | 31139   | ı       | 15063   |
| ı           | ı            | 22821   | I              | ı       | 21409   | 22005   | 21024   | 1       | 15063   |
| 1           | I            | 16855   | 1              | ı       | 16489   | 17422   | 15890   | ı       | 15063   |
| ı           | ı            | 14794   | I              | ı       | 14794   | 14794   | 14794   | 1       | 14794   |
| ı           | I            | 14794   | 1              | ı       | 14794   | 14794   | 14794   | ı       | 14794   |
| ı           | ı            | 14794   | ı              | ı       | 14794   | 14794   | 14794   | ı       | 14794   |
| 1           | I            | 14794   | 1              | ı       | 14794   | 14794   | 14794   | ı       | 14794   |
| 462210      | 1468011      | 458068  | 434922         | 489192  | 446684  | 465162  | 438619  | 473418  | 421422  |
| 361571      | 1 313607     | 299718  | 313607         | 330016  | 300723  | 317761  | 289287  | 352834  | 297596  |
| 312659      | ) 246332     | 222471  | 245622         | 245718  | 223462  | 236796  | 218855  | 236186  | 227938  |
| 278359      | ) 232049     | 190995  | 194193         | 199558  | 184951  | 193696  | 175946  | 195733  | 186788  |
| 278359      |              | 160221  | 164755         | 173705  | 167858  | 174491  | 147944  | 159994  | 166169  |
| 268472      | 2   153990   | 145417  | 145417         | 157159  | 145087  | 155730  | 126947  | ı       | 144374  |
| 260638      |              | 133405  | 133628         | 142342  | 128512  | 145417  | 109591  | 128332  | 121961  |
| 998733      | 3 1033210    | 1010821 | 1021510        | 1053491 | 1016640 | 995739  | 944768  | I       | 873120  |
| 720858      |              | 680411  | 729864         | 759427  | 681745  | 690425  | 628602  | I       | 587034  |
| 591027      | 7 663193     | 551778  | 630934         | 544579  | 553713  | 544579  | 544579  | ı       | 544579  |
| 544579      | ) 544579     | 544579  | 544579         | 544579  | 544579  | 544579  | 544579  | ı       | 544579  |
| 544579      | 9 544579     | 544579  | 544579         | 544579  | 544579  | 544579  | 544579  | ı       | 544579  |
| 544579      | ) 544579     | 544579  | 544579         | 544579  | 544579  | 544579  | 544579  | ı       | 544579  |
| 544579      | ) 544579     | 544579  | 544579         | 544579  | 544579  | 544579  | 544579  | ı       | 544579  |
| 1771720     | 20   1786200 | 1791638 | 1775586        | 1932331 | 1791860 | 1767248 | 1757452 | 1827819 | 1777840 |
| 1187990     | 90   1209420 | 1185434 | 1198110        | 1310841 | 1200157 | 1178776 | 1169945 | 1220469 | 1204168 |
| 887751      |              | 912233  | 936081         | 988039  | 862006  | 906153  | 878493  | 945425  | 943087  |
| 698583      |              | 718005  | 734085         | 794027  | 719880  | 737624  | 718005  | 787588  | 898092  |
| 599373      | 3 599373     | 601450  | 599373         | 669196  | 607955  | 608285  | 594575  | 639217  | 638993  |
| 514688      | 514688       | 528925  | 514688         | 568436  | 521168  | 539800  | 509041  | ı       | 557890  |
| 460328      | 3 473997     | 455738  | 472388         | 517958  | 549233  | 485031  | 447974  | 457862  | 489591  |
| ı           | ı            | 18663   | ı              | ı       | 13416   | 18663   | 13333   | ı       | 8109    |
| I           | I            | 13331   | ı              | ı       | 10750   | 14745   | 8084    | ı       | 4157    |
| ı           |              | 10665   | 1              | 1       | 6746    | 10665   | 6746    | 1       | 4157    |

Table 86.3 (continued)

| Fixed-width         |     |      |            | riexible-widin |      |            |            | -          |      |          |
|---------------------|-----|------|------------|----------------|------|------------|------------|------------|------|----------|
| $\mathcal{W}_{max}$ | [7] | [22] | [6]        | [14]           | [21] | [8]        | [11]       | [14]       | [23] | Ours     |
| 40                  |     | 1    | 8084       | ı              | 1    | 5332       | 8084       | 5332       | -    | 4157     |
| 48                  | I   | ı    | 6662       | ı              | ı    | 5332       | 7999       | 5332       | ı    | 4157     |
| 56                  | 1   | ı    | 6662       | ı              | 1    | 4080       | 7999       | 4080       | 1    | 4157     |
| 64                  | 1   | 1    | 7999       | ı              | ı    | 4080       | 7999       | 4080       | ı    | 4157     |
| 16                  | 1   | 1    | 372125     | ı              | 1    | 357109     | 357089     | 357088     | 1    | 335666   |
| 24                  | ı   | ı    | 335334     | ı              | ı    | 335334     | 335334     | 335334     | ı    | 335334   |
| 32                  | ı   | ı    | 335334     | ı              | ı    | 335334     | 335334     | 335334     | ı    | 335334   |
| 40                  | ı   | ı    | 335334     | ı              | ı    | 335334     | 335334     | 335334     | ı    | 335334   |
| 48                  | 1   | ı    | 335334     | ı              | ı    | 335334     | 335334     | 335334     | ı    | 335334   |
| 56                  | ı   | ı    | 335334     | ı              | ı    | 335334     | 335334     | 335334     | ı    | 335334   |
| 49                  | 1   | ı    | 335334     | I              | ı    | 335334     | 335334     | 335334     | ı    | 335334   |
| 16                  | 1   | ı    | 10530995   | ı              | ı    | 10531003   | 11210100   | 10530995   | ı    | 10530995 |
| 24                  | ı   | ı    | 10453470   | ı              | ı    | 10453470   | 10525823   | 10453470   | ı    | 10453470 |
| 32                  | 1   | 1    | 5268868    | ı              | 1    | 5268872    | 6370809    | 5268868    | 1    | 5268868  |
| 40                  | I   | 1    | 5228420    | -              | 1    | 5228420    | 5240493    | 5228420    | 1    | 5228420  |
| 48                  | I   | ı    | 5228420    | ı              | I    | 5228420    | 5239111    | 5228420    | ı    | 5228420  |
| 56                  | I   | ı    | 5228420    | I              | I    | 5228420    | 5228474    | 5228420    | ı    | 5228420  |
| 64                  | -   | 1    | 5228420    |                | 1    | 5228420    | 5228489    | 5228420    |      | 5228420  |
| 16                  | I   | ı    | 41523868   | 1              | ı    | 42198943   | 42,067,708 | 32,626,782 | ı    | 32417445 |
| 24                  | 1   | ı    | 28,716,501 | ı              | ı    | 27,785,885 | 27,907,180 | 23,413,604 | ı    | 22973206 |
| 32                  | I   | I    | 22,475,033 | I              | I    | 21,735,586 | 22,70,4821 | 18,838,663 | ı    | 17195389 |
| 40                  | -   | 1    | 19,048,835 |                | 1    | 19,041,307 | 19,041,307 | 14,260,216 |      | 14249791 |
| 48                  | I   | ı    | 15,315,476 | 1              | ı    | 15,071,730 | 15,212,440 | 12,811,087 | ı    | 12811087 |
| 56                  | 1   | 1    | 13,415,476 | ı              | 1    | 14,945,057 | 13,401,034 | 12,573,448 | -    | 11486603 |
| 64                  | I   | ı    | 12,700,205 | 1              | ı    | 12,754,584 | 11,567,464 | 10,65,9014 | ı    | 9572169  |
| 16                  | I   | ı    | 8444       | ı              | I    | 7948       | 8156       | 7946       | ı    | 7347     |
| 24                  | I   | ı    | 6408       | 1              | ı    | 5486       | 5830       | 5485       | ı    | 4992     |
| 32                  | ı   | ı    | 5084       | ı              | ı    | 4070       | 4640       | 4070       | ı    | 3926     |
| 40                  | 1   | 1    | 3964       | I              | I    | 3926       | 3926       | 3926       | I    | 3926     |
| 48                  | I   | ı    | 3926       | ı              | I    | 3926       | 3926       | 3926       | ı    | 3926     |
| 56                  | 1   | ı    | 3926       |                | 1    | 3926       | 3926       | 3926       |      | 3926     |
| 64                  | ı   | ı    | 3926       | ı              | ı    | 3926       | 3926       | 3626       |      | 3008     |

#### References

- Saleh, R., Wilton, S., Mirabbasi, S., Hu, A., Greenstreet, M., lemieux, G., Pande, P., Grecu, C., & Ivanov, A. (2006). Systemon-chip: Reuse and integration. In *Proceedings of the IEEE*.
- 2. Zorian, Y., Marinissen, E., & Dey, S. (1998). Testing embedded core-based system chips. In *Proceedings of ITC*.
- 3. Bushnell, M., & Agrawal, V. (2000). Essentials of electronic testing for digital, memory & mixed-signal VLSI circuits. New York: Kluwer-Academic Publishers.
- Chakrabarty, K. (2000). Test scheduling for core-based systems using mixed-integer linear programming. *IEEE Transactions on CAD*.
- Sehgal, A., Goel, S., Marinissen, E., & Chakrabarty, K. (2004).
   IEEE P1500-Compliant test wrapper design for hierarchical cores.
   In *Proceedings of ITC*.
- Chakrabarty, K. (1999). Test scheduling for core-based systems. In Proceedings of ITC.
- Iyengar, V., Chakrabarty, K., & Marinissen, E. (2002). Test wrapper and test access mechanism co-optimization for system-on-achip. *JETTA*.
- Huang, Y., Reddy, S., Cheng W.-T., Reuter, P., Mukherjee, N., Tsai, C., Samman, O., & Zaidan, Y. (2002). Optimal core wrapper width selection and SOC test scheduling on 3-D bin packing algorithm. In *Proceedings of ITC*.
- Goel, S., & Marinissen, E. (2003). SOC test scheduling design for efficient utilization of bandwidth. In ACM TODAES.
- Xu, Q., & Nicolici, N. (2004). Time/area tardeoffs in testing hierarchical SOCs with hard mega-cores. In *Proceedings of ITC*.
- Su, C., & Wu, C. (2004). A graph-based approach to powerconstrained test scheduling. *JETTA*, 20.

- Chakrabarty, K., Iyengar, V., & Krasniewski, M. (2005). Test planning for modular testing of hierarchical SOCs. In *IEEE Transactions of CAD*.
- Wuu, J.-Y., Chen, T.-C., & Chang, Y.-W. (2005). SOC test scheduling using the B\*-tree based floorplanning technique. In Proceedings of ASP-DAC.
- 14. Zou, W., Reddy, S. R., Pomeranz, I., & Huang, Y. (2003). SOC test scheduling using simulated annealing. In *Proceedings of VTS*.
- Wang, T.-P., Tsai, C.-Y., Shieh, M.-D., & Lee, K.-J. (2005). Efficient test scheduling for hierarchical core based designs. In Proceedings of TSA-DAT.
- Ooi, C. Y., Sua, J. P., & Lee, S. C. (2012). Power-aware system-onchip test scheduling using enhanced rectangle packing algorithm. CEE.
- SenGupta, B., & Larsson, E. (2014). Test planning and test access mechanism design for stacked chips using ILP. In *Proceedings of VTS*
- 18. Zitzler, E., Laumanns, M., & Bleuler, S. (2004). A tutorial on evolutionary multiobjective optimization. In X. Gandibleux (Ed.), Metaheuristics for multiobjective optimisation. Berlin/ Heidelberg/New York: Springer.
- Luke, S. (2015). Essentials of metaheuristics. Available online on http://cs.gmu.edu/~sean/book/metaheuristics/. Lulu.
- Marinissen, E., Goel, S., & Lousberg, M. (2000). Wrapper design for embedded core test. In *Proceedings of ITC*.
- Iyengar, V., Chakrabarty, K., & Marinissen, E. J. (2002). On using rectangle packing for SOC wrapper/TAM co-optimization. In *Proceedings of VTS*.
- Iyengar, V., Chakrabarty, K., & Marinissen, E. (2002). Efficient wrapper/TAM co-optimization for large SOCs. In *Proceedings of DATE*.
- Pouget, J., Larsson, E., & Peng, Z. (2005). Multiple-constraint driven system-on-chip time optimization. *JETTA*.